DocumentCode :
1760661
Title :
A High-Speed 7.2-ns Read-Write Random Access 4-Mb Embedded Resistive RAM (ReRAM) Macro Using Process-Variation-Tolerant Current-Mode Read Schemes
Author :
Meng-Fan Chang ; Shyh-Shyuan Sheu ; Ku-Feng Lin ; Che-Wei Wu ; Chia-Chen Kuo ; Pi-Feng Chiu ; Yih-Shan Yang ; Yu-Sheng Chen ; Heng-Yuan Lee ; Chen-Hsin Lien ; Chen, F.T. ; Keng-Li Su ; Tzu-Kun Ku ; Ming-Jer Kao ; Ming-Jinn Tsai
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
48
Issue :
3
fYear :
2013
fDate :
41334
Firstpage :
878
Lastpage :
891
Abstract :
ReRAM is a promising next-generation nonvolatile memory (NVM) with fast write speed and low-power operation. However, ReRAM faces two major challenges in read operations: 1) low read yield due to wide resistance distribution and 2) the requirement of accurate bit line (BL) bias voltage control to prevent read disturbance. This study proposes two process-variation-tolerant schemes for current-mode read operation of ReRAM: parallel-series reference-cell (PSRC) and process-temperature-aware dynamic BL-bias (PTADB) schemes. These schemes are meant to improve the read speed and yield of ReRAM, while taking read disturbance into consideration. PSRC narrows the reference current distribution to achieve high read yield against resistance variation. PTADB achieves small fluctuations in BL bias voltage to prevent read disturbance, while providing rapid BL precharge speeds. This study fabricated a 4-Mb ReRAM macro to confirm the effectiveness of the proposed schemes for both SLC and MLC operations. The fastest sub-8-ns (7.2 ns) read-write random access time among megabit scaled embedded NVM macros has been demonstrated.
Keywords :
current distribution; low-power electronics; random-access storage; NVM; PSRC; PTADB schemes; ReRAM; bit line bias voltage control; current-mode read operation; high-speed read-write random access embedded resistive RAM macro; megabit scaled embedded NVM macros; next-generation nonvolatile memory; parallel-series reference-cell; process-temperature-aware dynamic BL-bias schemes; process-variation-tolerant current-mode read schemes; read disturbance; read-write random access time; reference current distribution; resistance distribution; storage capacity 4 Mbit; time 7.2 ns; Clamps; Immune system; MOS devices; Nonvolatile memory; Random access memory; Resistance; Sensors; Multilevel cell (MLC); read disturbance; resistive RAM (ReRAM); single-level cell (SLC);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2230515
Filename :
6384825
Link To Document :
بازگشت