DocumentCode :
1760827
Title :
New Erase Constraint for the Junction-Less Charge-Trap Memory Array in Cylindrical Geometry
Author :
Maconi, A. ; Compagnoni, C. Monzio ; Spinelli, Alessandro S. ; Lacaita, Andrea L.
Author_Institution :
Dipt. di Elettron., Inf. e Bioingegneria, Politec. di Milano, Milan, Italy
Volume :
60
Issue :
7
fYear :
2013
fDate :
41456
Firstpage :
2203
Lastpage :
2208
Abstract :
This paper presents a detailed simulation analysis of the erase performance of junction-less charge-trap memory arrays in the cylindrical geometry, showing that a saturation of the erased threshold voltage occurs as a result of incomplete inversion of the intercell regions when positive charge is stored in the cells. This erase saturation issue is investigated as a function of string and cell parameters, revealing lower erase capabilities for large cell-to-cell separation, small substrate radius, and small equivalent-oxide thickness of the gate stack. These results add new constraints to the design of cylindrical junction-less memory technologies.
Keywords :
NAND circuits; flash memories; cell parameters; cell-to-cell separation; cylindrical geometry; equivalent-oxide thickness; erase constraint; erase performance; erase saturation; erased threshold voltage; gate stack; intercell regions; junctionless charge-trap memory arrays; simulation analysis; Charge-trap memories; erase saturation; flash memories; semiconductor device modeling;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2013.2264324
Filename :
6527952
Link To Document :
بازگشت