DocumentCode :
1761090
Title :
Constant twiddle factor multiplier sharing in multipath delay feedback parallel pipelined FFT processors
Author :
Seung-Won Yang ; Jong-Yeol Lee
Author_Institution :
Dept. of Electron. Eng., Chonbuk Nat. Univ., Jeonju, South Korea
Volume :
50
Issue :
15
fYear :
2014
fDate :
July 17 2014
Firstpage :
1050
Lastpage :
1052
Abstract :
A new constant twiddle factor multiplier sharing method in parallel pipelined fast Fourier transform (FFT) processors based on a multipath delay feedback architecture which consists of multiple single-path delay feedback datapaths is presented. The proposed method exploits constant twiddle factor multiplier relocation which moves a constant twiddle factor multiplier into a feedback path based on twiddle factor decomposition. By relocating a twiddle factor multiplier, the timing of twiddle factor multiplications is changed so that the multiplications with a twiddle factor are performed at different clock cycles in two datapaths, which makes it possible that the two datapaths share a multiplier operating with the twiddle factor. A reduction of 50% in the number of constant twiddle factor multipliers in the first two stages of a 128-point four-parallel pipelined FFT processor is achieved using the proposed method.
Keywords :
fast Fourier transforms; feedback; microprocessor chips; multiplying circuits; parallel architectures; pipeline processing; constant twiddle factor multiplier sharing; fast Fourier transform processors; multipath delay feedback; parallel pipelined FFT processors; twiddle factor decomposition; twiddle factor multiplications; twiddle factor multiplier relocation;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.1186
Filename :
6856337
Link To Document :
بازگشت