Title :
Monte Carlo-Free Prediction of Spurious Performance for ECDLL-Based Synthesizers
Author :
Ojani, Amin ; Mesgarzadeh, Behzad ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
Abstract :
Misalignment of delay-locked loop (DLL) output edges creates an undesired periodicity, resulting in reference harmonic tones at the output spectrum of edge-combining DLL (ECDLL)-based frequency synthesizers. These spurious tones corrupt the spectral purity to an unacceptable level for wireless applications. The spur magnitude is a random variable defined by the reference frequency, number of DLL phases, harmonic order, stage-delay standard deviation (SD), duty cycle distortion (DCD) of the reference clock, and static phase error (SPE) of the locked-loop due to charge pump/phase detector imperfections. Hence, to estimate the spurious performance of such synthesizers, exhaustive Monte Carlo (MC) simulations are inevitable. Based on closed-form expressions, this paper proposes a generic predictive model for harmonic spur characterization of ECDLL-based frequency synthesizers, whose prediction accuracy is independent of synthesizer design parameters and system non-idealities. Therefore, it can replace MC method to significantly accelerate the iterative design procedure of the synthesizer, while providing comparable predictions in terms of robustness and accuracy to those of MC. Validity, accuracy, and robustness of the proposed prediction method against wide-range values of non-idealities are verified through MC simulations of both the behavioral model and transistor-level model of the synthesizer in a standard 65-nm CMOS technology.
Keywords :
CMOS digital integrated circuits; Monte Carlo methods; clocks; delay lock loops; frequency synthesizers; integrated circuit modelling; CMOS technology; DCD; DLL phases; ECDLL; Monte Carlo simulations; Monte Carlo-free prediction; SPE; behavioral model; charge pump; closed-form expressions; delay-locked loop; duty cycle distortion; edge-combining DLL; frequency synthesizers; generic predictive model; harmonic order; harmonic spur characterization; iterative design procedure; phase detector; reference clock; reference harmonic tones; spur magnitude; stage-delay standard deviation; static phase error; transistor-level model; wireless applications; Accuracy; Analytical models; Delays; Harmonic analysis; Predictive models; Synthesizers; Thyristors; DLL; Delay mismatch; Monte Carlo; duty cycle distortion; frequency synthesizer; harmonic spur; periodic jitter; predictive model; static phase error;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2014.2347231