DocumentCode :
1761720
Title :
A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS
Author :
Wanghua Wu ; Staszewski, Robert Bogdan ; Long, John R.
Author_Institution :
Marvell Semicond. Inc., Santa Clara, CA, USA
Volume :
49
Issue :
5
fYear :
2014
fDate :
41760
Firstpage :
1081
Lastpage :
1096
Abstract :
A mm-wave digital transmitter based on a 60 GHz all-digital phase-locked loop (ADPLL) with wideband frequency modulation (FM) for FMCW radar applications is proposed. The fractional-N ADPLL employs a high-resolution 60 GHz digitally-controlled oscillator (DCO) and is capable of multi-rate two-point FM. It achieves a measured rms jitter of 590.2 fs, while the loop settles within 3 μs. The measured reference spur is only -74 dBc, the fractional spurs are below -62 dBc, with no other significant spurs. A closed-loop DCO gain linearization scheme realizes a GHz-level triangular chirp across multiple DCO tuning banks with a measured frequency error (i.e., nonlinearity) in the FMCW ramp of only 117 kHz rms for a 62 GHz carrier with 1.22 GHz bandwidth. The synthesizer is transformer-coupled to a 3-stage neutralized power amplifier (PA) that delivers +5 dBm to a 50 Ω load. Implemented in 65 nm CMOS, the transmitter prototype (including PA) consumes 89 mW from a 1.2 V supply.
Keywords :
CMOS digital integrated circuits; CW radar; FM radar; UHF integrated circuits; UHF oscillators; UHF power amplifiers; circuit tuning; digital phase locked loops; millimetre wave integrated circuits; millimetre wave oscillators; millimetre wave power amplifiers; millimetre wave radar; radar transmitters; transformers; 3-stage neutralized power amplifier; ADPLL; CMOS technology; FMCW radar application; GHz-level triangular chirp; PA; bandwidth 1.22 GHz; closed-loop DCO gain linearization scheme; digitally-controlled oscillator; fractional spurs; frequency 117 kHz; frequency 56.4 GHz to 63.4 GHz; frequency error measurement; mmwave digital transmitter; multiple DCO tuning bank; multirate all-digital fractional-N phase-locked loop; multirate two-point FM; power 89 mW; resistance 50 ohm; rms jitter; size 65 nm; time 3 mus; time 590.2 fs; transformer-coupled synthesizer; voltage 1.2 V; Bandwidth; CMOS integrated circuits; Chirp; Frequency modulation; Phase locked loops; Tuning; 60 GHz; CMOS technology; FMCW radar; all-digital phase-locked loop (ADPLL); digital calibration; mm-wave frequency synthesizer; multi-rate two-point frequency modulation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2301764
Filename :
6736142
Link To Document :
بازگشت