Title :
An Energy-Efficient Time-Domain Asynchronous 2 b/Step SAR ADC With a Hybrid R-2R/C-3C DAC Structure
Author :
Jiayi Jin ; Yang Gao ; Sanchez-Sinencio, Edgar
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Abstract :
This paper describes an energy-efficient SAR ADC for ultra-low power applications. The asynchronous 2 b/step scheme halves both conversion time and DAC/digital circuit´s switching activities and hence likewise reduces static and dynamic energy consumption. A low-power sleep mode is engaged at the end of each clock period. The technical contributions of this work include: 1) an innovative 2 b/step reference scheme based on a hybrid R-2R/C-3C DAC to minimize DAC hardware, 2) an interpolation-assisted time-domain 2 b comparison scheme that saves 33% in comparator circuitry, and 3) a dual-edge-comparison mechanism that reduces the time-domain comparator´s (TDC) switching activities by 50%. All these techniques help reduce circuit overhead and overall energy consumption. The prototype ADC was fabricated in 180 nm CMOS process with an active area of 0.103 mm 2 . With a single 0.6 V supply and reference, the ADC achieves an ENoB of 9.2 bits and a FoM of 6.7 fJ/conversion-step while sampling at 100-kS/s.
Keywords :
CMOS integrated circuits; analogue-digital conversion; digital-analogue conversion; interpolation; low-power electronics; reference circuits; CMOS process; analog-to-digital converter; circuit overhead reduction; comparator circuitry; conversion time; digital circuit switching activities; dual-edge-comparison mechanism; dynamic energy consumption reduction; energy-efficient time-domain asynchronous 2 b-step SAR ADC; hybrid R-2R-C-3C DAC structure; innovative reference scheme; interpolation; low-power sleep mode; size 180 nm; static energy consumption reduction; ultra-low power applications; voltage 0.6 V; Clocks; DH-HEMTs; Energy consumption; Energy resolution; Switches; Switching circuits; Time-domain analysis; 2 b/step; Analog-to-digital converter; SAR ADC; asynchronous conversion; dual-edge TDC; medical implants; successive approximation; ultra-low power;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2317139