DocumentCode :
17637
Title :
First Demonstration of Ultra-Thin SiGe-Channel Junctionless Accumulation-Mode (JAM) Bulk FinFETs on Si Substrate with PN Junction-Isolation Scheme
Author :
Dong-Hyun Kim ; Tae Kyun Kim ; Young Gwang Yoon ; Byeong-Woon Hwang ; Yang-Kyu Choi ; Byung Jin Cho ; Seok-Hee Lee
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
2
Issue :
5
fYear :
2014
fDate :
Sept. 2014
Firstpage :
123
Lastpage :
127
Abstract :
A SiGe-channel junctionless-accumulation-mode (JAM) PMOS bulk FinFETs were successfully demonstrated on Si substrate with PN junction-isolation scheme for the first time. The JAM bulk FinFETs with fin width of 18 nm exhibits excellent subthreshold characteristics such as subthreshold swing of 64 mV/decade, drain-induced barrier lowering (DIBL) of 40 mV/V and high Ion/Ioff current ratio (>1 × 105). The change of substrate bias from 0 to 5 V leads to the threshold voltage shift of 53 mV by modulating the effective channel thickness. When compared to the Si-channel bulk FinFETs with fin width of 18 nm, Si and SiGe channel devices exhibits comparable subthreshold swing and DIBL. For devices with longer fin width, SiGe channel devices exhibits much lower DIBL, indicating superior top-gate controllability and robustness to substrate bias compared to the Si channel devices. A zero temperature coefficient point was observed in the transfer curves as temperature increases from -120 to 120°C, confirming that mobility degradation is dominantly affected by phonon scattering mechanism.
Keywords :
Ge-Si alloys; MOSFET; elemental semiconductors; isolation technology; p-n junctions; silicon; DIBL; JAM bulk FinFET; PN junction-isolation scheme; Si; SiGe; channel thickness; drain-induced barrier lowering; junctionless accumulation-mode bulk FinFET; mobility degradation; phonon scattering mechanism; size 18 nm; subthreshold swing; temperature -120 degC; temperature 120 degC; voltage 0 V; voltage 5 V; zero temperature coefficient point; FinFETs; Licenses; Logic gates; Silicon; Silicon germanium; Substrates; Junction-isolation; junctionless (JL) field-effect transistor (FET); junctionless-accumulation-mode (JAM) FET; siGe bulk FinFET;
fLanguage :
English
Journal_Title :
Electron Devices Society, IEEE Journal of the
Publisher :
ieee
ISSN :
2168-6734
Type :
jour
DOI :
10.1109/JEDS.2014.2326560
Filename :
6819776
Link To Document :
بازگشت