DocumentCode :
1765877
Title :
Graphene Based On-Chip Interconnects and TSVs : Prospects and Challenges
Author :
Kumar, Vobulapuram Ramesh ; Kaushik, B.K. ; Majumder, Manoj Kumar
Author_Institution :
Dept. of Electron. & Commun. Eng, Indian Inst. of Technol. Roorkee, Roorkee, India
Volume :
8
Issue :
4
fYear :
2014
fDate :
Dec. 2014
Firstpage :
14
Lastpage :
20
Abstract :
In the first four decades of the semiconductor industry, the system performance was entirely dependent on transistor delay and power dissipation. With technology scaling, the transistor delay and power dissipation significantly reduced; however, a negative impact on the interconnect performance was realized. The reduction in the cross-sectional area of copper (Cu) interconnects resulted in higher resistivity under the effects of enhanced grain and surface scattering. Moreover, with smaller interconnect dimensions and higher operating frequency, the performance of Cu interconnects is gradually being limited by the electromigration effect, stability, operational bandwidth, and crosstalk. This trend is forcing researchers to find an alternative solution for high-speed very-large-scale integration (VLSI) interconnects.
Keywords :
graphene; integrated circuit interconnections; three-dimensional integrated circuits; C; TSV; cross sectional area; graphene based on-chip interconnects; very large scale integration interconnect; Electronics; Graphene; Integrated circuit interconnections; Power dissipation; System performance; System-on-chip; Transistors; Very large scale integration;
fLanguage :
English
Journal_Title :
Nanotechnology Magazine, IEEE
Publisher :
ieee
ISSN :
1932-4510
Type :
jour
DOI :
10.1109/MNANO.2014.2355275
Filename :
6919274
Link To Document :
بازگشت