Title :
Design of integer motion estimator of HEVC for asymmetric motion-partitioning mode and 4K-UHD
Author :
Byun, Jinsung ; Jung, Yongmin ; Kim, Jung-Ho
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
A design for an integer motion estimator of high-efficiency video coding (HEVC) is presented. HEVC supports the 64 × 64 coding tree unit, the recursive quad-tree coding unit structure and the asymmetric motion-partitioning mode in a high compression ratio. These features require a structure of integer motion estimation that is more complex than that of H.264/AVC. The new structures of a memory read controller and a sum of absolute difference (SAD) summation block are proposed. The new memory read controller reduces the internal memory read time, and the new SAD summation block structure supports the recursive quad-tree coding unit structure and the asymmetric motion-partitioning mode. The proposed design is implemented in Verilog HDL and synthesised using the 65 nm CMOS technology. The gate count is 3.56 M, and the internal static random access memory is about 20 kbyte. The operation frequency is 250 MHz when a 4 K-Ultra high definition (UHD) (3840 × 2160P at 30 Hz) sized video is encoded.
Keywords :
CMOS digital integrated circuits; SRAM chips; data compression; hardware description languages; motion estimation; recursive estimation; trees (mathematics); video codecs; video coding; 4 K-UHD; CMOS technology; H.264-AVC; HEVC; SAD summation block structure; Verilog HDL; asymmetric motion-partitioning mode; frequency 250 MHz; frequency 30 Hz; gate count; high compression ratio; high-efficiency video coding; integer motion estimator design; internal SRAM; internal memory read time reduction; memory read controller; recursive quad-tree coding unit structure; size 65 nm; sum of absolute difference summation block;
Journal_Title :
Electronics Letters
DOI :
10.1049/el.2013.0936