DocumentCode :
1766265
Title :
Methodology for adapting on-chip interconnect architectures
Author :
Suboh, Suboh ; Narayana, Vikram ; Bakhouya, Mohamed ; Gaber, Jaafar ; El-Ghazawi, Tarek
Author_Institution :
Electr. Eng. & Comput. Sci., Univ. of Central Florida, Orlando, FL, USA
Volume :
8
Issue :
3
fYear :
2014
fDate :
41760
Firstpage :
109
Lastpage :
117
Abstract :
Network-on-chip (NoC) has been proposed to solve the scalability problem experienced in bus-based system-on-chip. The main challenge is the ability to predict the quality of service that the network infrastructure provides while meeting other system constraints, namely power and area. Although these architectures are regular with predictable electrical parameters, they may suffer from higher latency and lower throughput. To tackle this issue, the network structure needs to be adaptable in response to the needs of the application. This paper presents a methodology for augmenting an NoC with a programmable infrastructure that allows application-specific adaptation. Based on the developed infrastructure, an algorithm is also presented for static adaptation based on application traffic patterns. To evaluate the proposed methodology of the adaptable NoC, the WK-recursive on-chip interconnect is used as a case study. Simulations are conducted and reported results demonstrate the usefulness of the proposed approach.
Keywords :
computer architecture; network-on-chip; quality of service; Network-on-Chip; NoC; adapting onchip interconnect architecture methodology; bus based system-on-chip; network infrastructure; predictable electrical parameters; programmable infrastructure; quality of service; scalability problem; traffic pattern application;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2013.0021
Filename :
6809544
Link To Document :
بازگشت