Title :
Multilevel error correction scheme for MLC flash memory
Author :
Zhiqiang Cui ; Zhongfeng Wang ; Xinming Huang
Author_Institution :
Dept. of Electr. & Comput. Eng., Worcester Polytech. Inst., Worcester, MA, USA
Abstract :
Storing multiple bits in a flash memory cell is a primary technique to linearly increase flash memory capacity, but memory endurance is tremendously sacrificed. This paper presents a multilevel fault tolerance technique for MLC flash memories. The main idea is to explore multi-level forward error correction (FEC) for multiple bits in a flash cell. The associated practical implementation issues are well addressed in this paper. Compared to the conventional error protection methods for flash memory, the proposed multi-level FEC approach can obtain much larger system coding gain using the same amount of redundant bits. As a result, the proposed technique reduces power consumption considerably compared to the conventional methods since the required throughout of LDPC codec is drastically reduced. It can also increase flash memory endurance as it can allocate more redundancy to LDPC code while maintaining overall redundancy ratio.
Keywords :
fault tolerance; flash memories; forward error correction; redundancy; LDPC codec; MLC flash memories; error protection methods; flash memory capacity; flash memory cell; memory endurance; multilevel FEC approach; multilevel fault tolerance technique; multilevel forward error correction; redundancy; redundant bits; system coding gain; Computer architecture; Decoding; Encoding; Flash memories; Forward error correction; Parity check codes; Threshold voltage;
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
DOI :
10.1109/ISCAS.2014.6865100