Title :
Hardware architecture for list successive cancellation polar decoder
Author :
Chuan Zhang ; Xiaohu You ; Jin Sha
Author_Institution :
Sch. of Inf. Sci. & Eng., Southeast Univ., Nanjing, China
Abstract :
This paper aims at designing an efficient hardware architecture for list successive cancellation (SC) polar decoder. Previous literatures have shown that, compared to conventional SC decoder, list SC decoder has the ability to approach the performance of maximum likelihood (ML) decoder. However, the efficient implementation of list SC decoder has not been proposed yet. To tackle this issue, first we propose a sub-optimal version of list SC decoding. Then different selections of list size L are evaluated. By introducing the pre-computation technique, the hardware architecture for a list SC decoder with L = 2 is proposed. Comparison results have shown that, for a rate-½ (1024, 512) polar code, the proposed decoder can achieve near-optimal decoding performance with less hardware cost and latency than the decoder with conventional design approach. We believe that the design approach presented in this paper will facilitate practical applications of list SC polar decoder.
Keywords :
decoding; interference suppression; ML decoder; list SC decoder; list successive cancellation polar decoder; maximum likelihood decoder; polar code; precomputation technique; Algorithm design and analysis; Approximation algorithms; Approximation methods; Equations; Hardware; Maximum likelihood decoding; Polar codes; list SC decoder; pre-computation; sub-optimal;
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
DOI :
10.1109/ISCAS.2014.6865102