DocumentCode :
1768267
Title :
A low-complexity LDPC decoder for NAND flash applications
Author :
Mao-Ruei Li ; Hsueh-Chih Chou ; Yeong-Luh Ueng ; Yun Chen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
213
Lastpage :
216
Abstract :
This paper presents an efficient min-sum-based decoder for high-rate low-density parity-check (LDPC) codes, where the first minimum and second minimum values are stored in registers. In order to meet a strict cost requirement imposed by NAND flash applications, we provide different upper limits for the first and second minimum values. Furthermore, we use non-uniform quantization for the second minimum value so as to reduce storage complexity. In order to enhance the error-rate performance, the normalization factor is determined based on the difference between the first two minimum values. Using the proposed techniques, a reduction in gate count of 13.36% can be achieved without suffering any degradation in error-rate performance. The implementation results for a rate-0.896 length-18624 layered decoder show that this decoder can achieve a throughput of 765.24 Mb/s at a clock frequency of 166 MHz with a gate count of 620K.
Keywords :
NAND circuits; decoding; flash memories; parity check codes; NAND flash memory application; bit rate 765.24 Mbit/s; frequency 166 MHz; high-rate low-density parity-check code; low-complexity LDPC decoder; minsum-based decoder; nonuniform quantization; storage complexity reduction; Ash; Complexity theory; Decoding; Degradation; Logic gates; Parity check codes; Quantization (signal); Low-density parity-check (LDPC) codes; NAND flash; decoder; non-uniform quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865103
Filename :
6865103
Link To Document :
بازگشت