Title :
A 19 µW 20 MHz All-Digital PLL for 2-tone envelope detection radios
Author :
Meuleman, Gijs ; Harpe, Pieter ; XiongChuan Huang ; van Roermund, Arthur
Author_Institution :
Dept. of Electr. Eng., Eindhoven Univ. of Technol., Eindhoven, Netherlands
Abstract :
This paper describes the design and implementation of a low power IF frequency synthesizer which can be used in 2-tone envelope detection radios [1]. The synthesizer is based on an All-Digital PLL (AD-PLL) architecture. By means of a system noise analysis, overall noise performance is optimized while maintaining low-power operation. A current controlled ring-oscillator is designed, optimized for low-power and low phase-noise. An integer and fractional phase quantiser (PQ) is designed, where the fractional PQ is co-integrated with the oscillator to save power. The DAC, which digitally controls the oscillator, is implemented by a `coarse´ and `fine´ DAC topology to reduce the resolution requirement. The `fine´ DAC resolution is increased by a third-order Delta-Sigma Modulator (DSM) to alleviate matching problems while maintaining monotonicity and keeping the power consumption low. Current division of the `fine´ DAC, using a highly-linear current-mirror, enables fine frequency tuning while keeping low bias currents. The chip, consisting of a current controlled oscillator, `coarse´ and `fine´ DAC and fractional part of the phase quantiser is implemented in a 90 nm CMOS technology. The AD-PLL operates from 10 to 20 MHz and the power consumption (excluding digital loop filter and DSM) is only 19 μW at 20 MHz operation.
Keywords :
CMOS integrated circuits; delta-sigma modulation; digital phase locked loops; frequency synthesizers; tuning; AD-PLL architecture; CMOS technology; DAC resolution; DAC topology; DSM; all-digital PLL; current controlled ring-oscillator; current-mirror; delta-sigma modulator; envelope detection radios; fine frequency tuning; frequency 10 MHz to 20 MHz; low bias currents; low power IF frequency synthesizer; matching problems; phase quantiser; power 19 muW; size 90 nm; system noise analysis; CMOS integrated circuits; Clocks; Phase locked loops; Phase noise; Power demand;
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
DOI :
10.1109/ISCAS.2014.6865130