DocumentCode :
1768352
Title :
Area-efficient TFM-based stochastic decoder design for non-binary LDPC codes
Author :
Chih-Wen Yang ; Xin-Ru Lee ; Chih-Lung Chen ; Hsie-Chia Chang ; Chen-Yi Lee
Author_Institution :
Dept. of Electron. Eng. & Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
409
Lastpage :
412
Abstract :
This paper presents a non-binary LDPC decoder based on stochastic arithmetic. Although the previous stochastic works reduce the complexity of check node by transforming the convolution of the SPA algorithm to the finite field summation, the stochastic decoder still has a implementation bottleneck due to large storage introduced by the variable node process. Considering a balance between algorithm level and implementation level, we propose a shortened TFM architecture as well as its updating criterion. A compare-and-alter counter architecture is also proposed to avoid sorting among counters which decide the decoded codeword. With these features, the proposed (136, 68) fully-parallel stochastic NB-LDPC decoder over GF(32) implemented in UMC 90-nm can achieve 120 Mb/s throughput while operating under 455 MHz with 740 k gate counts which are only 10 % of the original TFM decoder.
Keywords :
parity check codes; stochastic processes; SPA algorithm; TFM-based stochastic decoder design; check node complexity; compare-and-alter counter architecture; finite field summation; fully-parallel stochastic NB-LDPC decoder; nonbinary LDPC codes; stochastic arithmetic; Bit error rate; Complexity theory; Decoding; Logic gates; Parity check codes; Radiation detectors; Registers; TFM; non-binary LDPC codes; stochastic decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865152
Filename :
6865152
Link To Document :
بازگشت