DocumentCode :
1768353
Title :
Efficient column-layered decoders for single block-row quasi-cyclic LDPC codes
Author :
Chuan Zhang ; Xiaohu You ; Zhongfeng Wang
Author_Institution :
Nat. Mobile Commun. Res. Lab., Southeast Univ., Nanjing, China
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
413
Lastpage :
416
Abstract :
The recently proposed single block-row quasi-cyclic low-density parity-check (QC-LDPC) codes are favorable for high-speed applications. However, conventional decoder design methods are not suitable for this kind of codes. To tackle this issue, this paper aims at designing efficient column-layered single block-row QC-LDPC decoder architecture without affecting the decoding performance. Moreover, the simplified version which only requires single minimum value is also proposed for further hardware reduction. Results show that, for the rate-0.9006 (1640, 1477) single block-row QC-LDPC code, the proposed two designs achieves significant advantages in both hardware and latency over their row-layered counterpart.
Keywords :
cyclic codes; parity check codes; QC-LDPC codes; efficient column-layered single block-row QC-LDPC decoder architecture; single block-row quasi-cyclic low-density parity-check codes; single minimum value; Complexity theory; Computer architecture; Decoding; Hardware; Iterative decoding; Vectors; Low-density parity-check (LDPC) codes; column-layered; single block-row; single-minimum;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865153
Filename :
6865153
Link To Document :
بازگشت