DocumentCode :
1768827
Title :
Perturbation-based digital background calibration technique for pipelined ADCs
Author :
Yung-Hui Chung
Author_Institution :
Dept. of Electron. & Comput. Eng., Nat. Taiwan Univ. of Sci. & Technol., Taipei, Taiwan
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
1316
Lastpage :
1319
Abstract :
This paper presents a perturbation-based gain and nonlinearity background calibration scheme for high-resolution pipelined analog-to-digital converters (ADCs). Two uncorrelated pseudo-random sequences are used to inject a perturbation signal into the pipeline stages and then estimate the linearity of multiplying digital-to-analog converters (MDACs). The gain and linearity errors are corrected to achieve high-resolution performance. A 14-bit pipelined ADC is simulated to verify the proposed calibration scheme. The SNDR is improved from 45 dB to 80 dB. The simulated SFDR is over 99 dB to show the linearity improvement.
Keywords :
analogue-digital conversion; calibration; digital-analogue conversion; random sequences; MDACs; high-resolution pipelined analog-to-digital converters; linearity errors; linearity estimation; multiplying digital-to-analog converters; nonlinearity background calibration scheme; perturbation signal; perturbation-based digital background calibration technique; pipelined ADCs; uncorrelated pseudorandom sequences; word length 14 bit; CMOS integrated circuits; Calibration; Capacitors; Estimation; Gain; Linearity; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865385
Filename :
6865385
Link To Document :
بازگشت