• DocumentCode
    1768932
  • Title

    An AER handshake-less modular infrastructure PCB with x8 2.5Gbps LVDS serial links

  • Author

    Iakymchuk, T. ; Rosado, A. ; Serrano-Gotarredona, T. ; Linares-Barranco, B. ; Jimenez-Fernandez, A. ; Linares-Barranco, Alejandro ; Jimenez-Moreno, G.

  • Author_Institution
    ETSE. GPDS. Dipt. Ing. Electron., Univ. of Valencia, Valencia, Spain
  • fYear
    2014
  • fDate
    1-5 June 2014
  • Firstpage
    1556
  • Lastpage
    1559
  • Abstract
    Nowadays spike-based brain processing emulation is taking off. Several EU and others worldwide projects are demonstrating this, like SpiNNaker, BrainScaleS, FACETS, or NeuroGrid. The larger the brain process emulation on silicon is, the higher the communication performance of the hosting platforms has to be. Many times the bottleneck of these system implementations is not on the performance inside a chip or a board, but in the communication between boards. This paper describes a novel modular Address-Event-Representation (AER) FPGA-based (Spartan6) infrastructure PCB (the AER-Node board) with 2.5Gbps LVDS high speed serial links over SATA cables that offers a peak performance of 32-bit 62.5Meps (Mega events per second) on board-to-board communications. The board allows back compatibility with parallel AER devices supporting up to x2 28-bit parallel data with asynchronous handshake. These boards also allow modular expansion functionality through several daughter boards. The paper is focused on describing in detail the LVDS serial interface and presenting its performance.
  • Keywords
    computer interfaces; field programmable gate arrays; printed circuits; protocols; AER handshake-less modular infrastructure PCB; BrainScaleS; FACETS; FPGA; LVDS serial interface; LVDS serial links; NeuroGrid; SATA cables; SpiNNaker; address event representation; asynchronous handshake; bit rate 2.5 Gbit/s; board-to-board communications; modular expansion functionality; parallel AER devices; spike-based brain processing emulation; Clocks; Convolution; Field programmable gate arrays; Receivers; Sensors; Synchronization; Transceivers;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
  • Conference_Location
    Melbourne VIC
  • Print_ISBN
    978-1-4799-3431-7
  • Type

    conf

  • DOI
    10.1109/ISCAS.2014.6865445
  • Filename
    6865445