DocumentCode :
1768978
Title :
A 2+1 multi-bit incremental architecture using Smart-DEM algorithm
Author :
Yao Liu ; Bonizzoni, Edoardo ; Maloberti, Franco
Author_Institution :
Dept. of Electr., Comput. & Biomed. Eng., Univ. of Pavia, Pavia, Italy
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
1668
Lastpage :
1671
Abstract :
This paper describes a multi-bit third-order incremental analog-to-digital (ADC) architecture and design considerations to achieve 18-bit resolution. The architecture uses multi-bit quantization in order to increase resolution and reduce the output swing of op-amps. The non-linearity due to the mismatch of unity elements of multi-bit DAC is properly compensated for with Smart-DEM algorithm. This 2+1 incremental architecture achieves 18-bit resolution with a 3-bit quantizer. Simulation results verify the target resolution achieved with 61 clock periods despite a large unity element mismatch (3σ = 0.5%).
Keywords :
analogue-digital conversion; operational amplifiers; Smart-DEM algorithm; multibit incremental architecture; multibit quantization; operational amplifier output swing; third order incremental analog-digital architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865473
Filename :
6865473
Link To Document :
بازگشت