DocumentCode :
1769367
Title :
Shift register multi-phase clock based downsampled floating tap DFE for serial links
Author :
Aziz, Pervez M. ; Kimura, Hiromitsu ; Malipatil, Amaresh V. ; Kotagiri, Shiva ; Chan, Gordon ; Hairong Gao
Author_Institution :
LSI Corp., Dallas, TX, USA
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
2469
Lastpage :
2472
Abstract :
This paper proposes a power/area efficient method for realizing a class of downsampled floating tap decision feedback equalization (DFE) architectures for serial links. The architectures offer significant complexity and power reduction over a standard floating tap DFE architecture with minimal performance loss. A shift register multi-phase clock based design in 28 nm CMOS is implemented for operation at 28.05 Gb/s. At 28.05 Gb/s, the designed downsampled architecture dissipates only 67% of the power of the corresponding standard architecture operating at 17 Gb/s. At the lower 17 Gb/s speed, the downsampled architecture dissipates only 45% of the power of the standard architecture.
Keywords :
CMOS logic circuits; decision feedback equalisers; shift registers; CMOS; bit rate 17 Gbit/s; bit rate 28.05 Gbit/s; downsampled floating tap DFE; downsampled floating tap decision feedback equalization; performance loss; power reduction; power-area efficient method; serial links; shift register multiphase clock; size 28 nm; Arrays; Clocks; Complexity theory; Decision feedback equalizers; Delays; Shift registers; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865673
Filename :
6865673
Link To Document :
بازگشت