Title :
Area and throughput efficient IDCT/IDST architecture for HEVC standard
Author :
Yao Ziyou ; He Weifeng ; Hong Liang ; He Guanghui ; Mao Zhigang
Author_Institution :
Sch. of Microelectron., Shanghai Jiao Tong Univ., Shanghai, China
Abstract :
High Efficiency Video Coding (HEVC) is new video coding standard beyond H.264/AVC. In this paper, an area and throughput efficient 2-D IDCT/IDST VLSI architecture for HEVC standard is presented. Adopting proposed data flow scheduling and shared constant multiplication structure, the architecture supports variable block size IDCT from 4×4 to 32×32 pixels as well as 4×4 pels IDST. Using 65nm technology, the synthesis results show that the maximum work frequency is 500MHz and the architecture hardware cost is about 145.4K gate count. Compared with previous work, our design achieves more than 50% reduction in hardware cost and 66% improvement in throughput efficiency. Experimental results show that the proposed architecture is able to deal with real-time HEVC IDCT/IDST of 4K×2K (4096×2048)@30 fps video sequence at 412MHz in average. In consequence, it offers a cost-effective solution for the future UHDTV applications.
Keywords :
VLSI; discrete cosine transforms; high definition television; scheduling; video coding; 2D IDCT/IDST VLSI architecture; H.264/AVC; HEVC standard; UHDTV applications; data flow scheduling; frequency 500 MHz; high efficiency video coding; inverse discrete cosine transforms; size 65 nm; throughput efficiency; Computer architecture; Discrete cosine transforms; Hardware; Real-time systems; Standards; Throughput; HEVC; IDCT; IDST; VLSI architecture; Video Coding;
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
DOI :
10.1109/ISCAS.2014.6865683