DocumentCode :
1769442
Title :
High throughput VLSI architecture for HEVC SAO encoding for ultra HDTV
Author :
Mody, Mihir ; Garud, Hrushikesh ; Nagori, Soyeb ; Mandal, Dipan Kumar
Author_Institution :
Texas Instrum. (India) Pvt. Ltd., Bangalore, India
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
2620
Lastpage :
2623
Abstract :
This paper presents a high performance, silicon area efficient, and software configurable hardware architecture for sample adaptive offset (SAO) encoding. The paper proposes a novel architecture consisting of single largest coding unit (LCU) stage SAO operation, unified data path for luma and chroma channels, add-on external interfaces on frame level statistics collection units to allow fine control over the parameter estimation process, flexible rate control and artifact avoidance algorithms. The unified data path consists of 2D-block based processing with 3 pipeline stages for statistics generation and multiple offset rate-distortion cost estimation blocks for high performance. The proposed design after placement and routing is expected to take-up approximately 0.15 mm2 of silicon area in 28nm CMOS process. The proposed design at 200 MHz supports 4K Ultra HD video encoding at 60fps. Simulation experiments have shown average bit-rate saving of up to 4.3% with in-loop SAO filtering and various encoder configurations.
Keywords :
CMOS integrated circuits; VLSI; adaptive codes; costing; data compression; filtering theory; high definition television; image colour analysis; rate distortion theory; statistical analysis; video coding; 28nm CMOS process; 2D-block based processing; HEVC SAO encoding; LCU; add-on external interfaces; artifact avoidance algorithm; chroma channels; flexible rate control algorithm; frame level statistics collection units; frequency 200 MHz; high efficiency video coding; high throughput VLSI architecture; in-loop SAO filtering; luma channels; multiple offset rate-distortion cost estimation blocks; next generation video compression standard; parameter estimation process; pipeline stages; sample adaptive offset encoding; silicon area efficient; single largest coding unit stage SAO operation; software configurable hardware architecture; statistics generation; ultra HDTV; unified data path; Computer architecture; Encoding; Engines; Hardware; Indexes; Parameter estimation; Standards; H.265; HEVC; UHDTV; architecture; encoder; loop filter; sample adaptive offset;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2014 IEEE International Symposium on
Conference_Location :
Melbourne VIC
Print_ISBN :
978-1-4799-3431-7
Type :
conf
DOI :
10.1109/ISCAS.2014.6865710
Filename :
6865710
Link To Document :
بازگشت