DocumentCode :
177277
Title :
Aladdin: A pre-RTL, power-performance accelerator simulator enabling large design space exploration of customized architectures
Author :
Shao, Yakun Sophia ; Reagen, Brandon ; Gu-Yeon Wei ; Brooks, David
Author_Institution :
Harvard Univ., Cambridge, MA, USA
fYear :
2014
fDate :
14-18 June 2014
Firstpage :
97
Lastpage :
108
Abstract :
Hardware specialization, in the form of accelerators that provide custom datapath and control for specific algorithms and applications, promises impressive performance and energy advantages compared to traditional architectures. Current research in accelerator analysis relies on RTL-based synthesis flows to produce accurate timing, power, and area estimates. Such techniques not only require significant effort and expertise but are also slow and tedious to use, making large design space exploration infeasible. To overcome this problem, we present Aladdin, a pre-RTL, power-performance accelerator modeling framework and demonstrate its application to system-on-chip (SoC) simulation. Aladdin estimates performance, power, and area of accelerators within 0.9%, 4.9%, and 6.6% with respect to RTL implementations. Integrated with architecture-level core and memory hierarchy simulators, Aladdin provides researchers an approach to model the power and performance of accelerators in an SoC environment.
Keywords :
circuit simulation; computer architecture; power aware computing; system-on-chip; Aladdin; RTL implementations; RTL-based synthesis flows; SoC simulation; accelerator area estimation; accelerator performance estimation; accelerator power estimation; architecture-level core; customized architectures; hardware specialization; large-design space exploration; memory hierarchy simulators; preRTL power-performance accelerator modeling framework; system-on-chip simulation; Acceleration; Algorithm design and analysis; Computer architecture; Hardware; Heuristic algorithms; Optimization; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture (ISCA), 2014 ACM/IEEE 41st International Symposium on
Conference_Location :
Minneapolis, MN
Print_ISBN :
978-1-4799-4396-8
Type :
conf
DOI :
10.1109/ISCA.2014.6853196
Filename :
6853196
Link To Document :
بازگشت