Title :
FPGA architectures of the quantization and the dequantization for video encoders
Author :
Pastuszak, Grzegorz
Author_Institution :
Inst. of Radioelectron., Warsaw Univ. of Technol., Warsaw, Poland
Abstract :
In hardware video encoders, the quantization and dequantization modules can consume a significant amount of hardware resources. This paper presents optimization methods for FPGA architectures of the modules. The methods allow a better utilization of resources available in DSP units and the reduction of general-purpose logic elements. Different versions of architectures are developed for FPGA Altera Arria II devices. Implementation results show that the multiple reduction of general-purpose logic is achieved. Moreover, the utilization of registers embedded in DSP allows the doubled clock frequency.
Keywords :
field programmable gate arrays; video coding; DSP units; FPGA Altera Arria II devices; FPGA architectures; dequantization modules; general-purpose logic; quantization modules; video encoders; Computer architecture; Digital signal processing; Field programmable gate arrays; Quantization (signal); Standards; Transforms; Video coding; Architecture Design; FPGA; H.264/AVC; H.265/HEVC; Quantization; Video Coding;
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 17th International Symposium on
Conference_Location :
Warsaw
Print_ISBN :
978-1-4799-4560-3
DOI :
10.1109/DDECS.2014.6868812