DocumentCode :
1772900
Title :
Efficient VHDL implementation of symbol synchronization for software radio based on FPGA
Author :
Fiala, Pavel ; Linhart, Richard
Author_Institution :
Fac. of Electr. Eng., Univ. of West Bohemia, Plzen, Czech Republic
fYear :
2014
fDate :
23-25 April 2014
Firstpage :
318
Lastpage :
321
Abstract :
The increasing popularity of Software Defined Radio is forcing complex digital signal processing blocks to be implemented in parallel design flow on FPGA or ASIC. One of the main sections of digital receiver is symbol synchronization block. The goal of this paper is to develop efficient Non-Data-Aided (NDA) feedback PLL-based synchronization scheme in VHDL language for RTL synthesis on FPGA. The first part of this paper is focused on formulation Maximum Likelihood (ML) criterion for timing error detector. This approach forms basic assumptions for derivation of the other timing error detectors like Zero-Crossing detector. The extensive emphasis will be put on simulation of synchronization models. This model is composed of interpolating filter, error timing detector and interpolation control block. The second part of this paper deals with simulation of proposed fully pipelined VHDL model and the results of RTL synthesis are discussed.
Keywords :
application specific integrated circuits; hardware description languages; maximum likelihood estimation; software radio; ASIC; FPGA; ML criterion; NDA feedback; PLL based synchronization scheme; RTL synthesis; VHDL language; complex digital signal processing blocks; digital receiver; efficient VHDL implementation; maximum likelihood criterion; non-data-aided; parallel design flow; software defined radio; symbol synchronization block; synchronization models; timing error detectors; zero crossing detector; Detectors; Finite impulse response filters; Interpolation; Matched filters; Radiation detectors; Synchronization; FPGA; SDR; VHDL; communication; digital; processing; signal; symbol synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 17th International Symposium on
Conference_Location :
Warsaw
Print_ISBN :
978-1-4799-4560-3
Type :
conf
DOI :
10.1109/DDECS.2014.6868819
Filename :
6868819
Link To Document :
بازگشت