DocumentCode :
1776166
Title :
FPGA interconnect modeling for lifetime failure detection
Author :
Vittala, Kavya ; Vemuru, Srinivasa ; Niamat, Mohammed
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of Toledo, Toledo, OH, USA
fYear :
2014
fDate :
5-7 June 2014
Firstpage :
280
Lastpage :
283
Abstract :
As FPGAs move into nanometer regime CMOS technology, new performance and lifetime limitations have started showing up. The process variation effects cause undesired behavior of the circuit as transistor dimensions decrease. This work makes an effort to understand the importance of routing in FPGAs and its impact on the performance of nanometer scale FPGAs. Lifetime failure of FPGAs can be detected by observing the variation in the delay performance from newly developed or developing faults. In this paper, we develop models of interconnect and switching networks that enhance delay estimation. Circuit simulations performed using these models are compared with the timing simulation results from Xilinx development tools.
Keywords :
CMOS logic circuits; circuit simulation; field programmable gate arrays; network routing; performance evaluation; switching networks; transistor circuits; CMOS technology; FPGA interconnect modeling; Xilinx development tools; interconnect networks; lifetime failure detection; lifetime limitations; nanometer scale FPGAs; process variation effects; switching networks; transistor dimensions; Delays; Field programmable gate arrays; Integrated circuit interconnections; Integrated circuit modeling; Routing; Table lookup; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro/Information Technology (EIT), 2014 IEEE International Conference on
Conference_Location :
Milwaukee, WI
Type :
conf
DOI :
10.1109/EIT.2014.6871777
Filename :
6871777
Link To Document :
بازگشت