DocumentCode :
1776210
Title :
FPGA synthesis of area efficient data path for reconfigurable FIR filter
Author :
Saranya, R. ; Pradeep, C.
Author_Institution :
Dept. of Electron. & Commun. Eng., Saintgits Coll. of Eng., Kottayam, India
fYear :
2014
fDate :
10-11 July 2014
Firstpage :
349
Lastpage :
354
Abstract :
Reconfigurable computing for DSP remains an active area of research as the need for integration with more traditional DSP technologies become apparent. Traditionally, most of the work in the field of reconfigurable computing was focused on fine-grained FPGA devices. Over the years, the focus was shifted from bit level granularity to a more coarse grained composition. In this paper, we present the synthesis of high-throughput and area efficient data path for reconfigurable Finite Impulse Response (FIR) filter. FIR filters have been and continue to be important building blocks in many DSP systems. It computes the output by multiplying a set of input samples with a set of coefficients followed by addition. Here, the multiplication and addition processess are based on the concept of Divide and Conquer approach. Separate multiplier and adder blocks are designed to model the FIR filter. The design was modeled using Verilog HDL and simulated and synthesized using Xilinx IS E 14.2. The design was also synthesized in Leonardo Spectrum. A comparison was made by implementing the design on different FPGA devices. The result shows that the proposed system has better device utilization in Virtex-5 FPGA.
Keywords :
FIR filters; field programmable gate arrays; DSP technology; FPGA synthesis; Leonardo Spectrum; Virtex-5 FPGA; addition process; area efficient data path; bit level granularity; coarse grained composition; digital signal processing; divide-and-conquer approach; field programmable gate array; fine-grained FPGA devices; finite impulse response filter; multiplication process; reconfigurable FIR filter; reconfigurable computing; Adders; Computer architecture; Delays; Field programmable gate arrays; Finite impulse response filters; Logic gates; Registers; CGRA; FIR filter; FPGA; data path; reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2014 International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4799-4191-9
Type :
conf
DOI :
10.1109/ICCICCT.2014.6992985
Filename :
6992985
Link To Document :
بازگشت