DocumentCode :
1776226
Title :
High speed integer multiplier designs for reconfigurable systems
Author :
Anjana, S. ; Pradeep, C.
Author_Institution :
Dept. of Electron. & Commun. Eng., SAINTGITS Coll. of Eng., Kottayam, India
fYear :
2014
fDate :
10-11 July 2014
Firstpage :
393
Lastpage :
397
Abstract :
This work synthesises high performance integer multiplier designs suitable for high speed reconfigurable VLSI systems. Various designs of integer multipliers are taken and are compared on the basis of area and speed and the design most suited for the given FPGA platform is understood. The designs are implemented on Virtex FPGA and the comparisons in terms of area and speed are made. The multiplier design most suited for the given FPGA platform is thus understood. The designs are modeled using Verilog HDL, synthesized using Xilinx ISE 14.2 and finally implemented in Virtex 5 FPGAs.
Keywords :
VLSI; field programmable gate arrays; hardware description languages; high-speed integrated circuits; integrated circuit design; reconfigurable architectures; FPGA platform; Verilog HDL; Virtex FPGA; Xilinx ISE 14.2; high speed integer multiplier designs; high speed reconfigurable VLSI systems; reconfigurable systems; Adders; Arrays; Delays; Field programmable gate arrays; Hardware design languages; Instruments; Mathematics; Array Multiplier; CLA; Carry Save Multiplier; Dynamic Partial Reconfiguration; Integer Multipliers; Integer unit; RCA; Vedic Multiplier; Virtex5; Xilinx ISE 14.2;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2014 International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4799-4191-9
Type :
conf
DOI :
10.1109/ICCICCT.2014.6992993
Filename :
6992993
Link To Document :
بازگشت