DocumentCode :
1776285
Title :
Power reduction of one bit static ALU using D3L logic
Author :
Raj, Ancy J. ; Ashwin, P.V.
Author_Institution :
Electron. & Commun., Saintgits Coll. of Eng., Kottayam, India
fYear :
2014
fDate :
10-11 July 2014
Firstpage :
561
Lastpage :
566
Abstract :
Today´s electronic circuits utilizes large amount of data and so have very high power dissipation. Usually, the overall system performance depends on the interconnection scheme and the individual processing element. The individual processing elements are the main workhorses of the system and hence are critical to the total performance of the system. Arithmetic and Logic Unit(ALU) is a widely used processing element. If the power dissipation of ALU can be reduced then overall power dissipation can be reduced and performance can be improved. In this paper one bit static ALU is implemented using static CMOS logic gates. Static AND and OR gates of static ALU is replaced by Data Driven Dynamic Logic(D3L) AND and OR gates to compare the power dissipation. The power dissipation, delay and PDAP was reduced when D3L AND and OR gates were used.
Keywords :
logic circuits; logic gates; power aware computing; AND gates; D3L logic; OR gates; arithmetic and logic unit; complimentary metal oxide semiconductors; data driven dynamic logic; interconnection scheme; one bit static ALU; power dissipation; power reduction; processing element; static CMOS logic gates; CMOS integrated circuits; Clocks; Delays; Instruments; Logic gates; Power dissipation; Transistors; D3L; PDAP; dynamic; power dissipation; static;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2014 International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4799-4191-9
Type :
conf
DOI :
10.1109/ICCICCT.2014.6993025
Filename :
6993025
Link To Document :
بازگشت