Title :
Double edge class BD hybrid DPWM implementation using linearized LBDD algorithm
Author :
Jasielski, Jacek ; Kuta, Stanislaw ; Machowski, Witold ; Brzozowski, Ireneusz ; Kolodziejski, Wojciech
Author_Institution :
Dept. of Electron., AGH Univ. of Sci. & Technol., Kraków, Poland
Abstract :
In the paper we propose a novel architecture and implementation of 10-bit Digital Pulse Width Modulator (DPWM) circuit based on previously known building blocks. Linearized Class-BD Double-sided (LBDD) algorithm has been used to calculate the DPWM signals of the 10-bit resolution hybrid DPWM for a Class-D digital audio amplifier. Noise-shaping process is used to support high fidelity with feasible values of time resolution. The proposed DPWM circuit is composed of two 6-bit counters and one Analog Delay Locked Loop (ADLL) using 4-bit tapped delay line. A dual ADLL employing coarse and fine programmable delay elements has been presented elsewhere [12]. The proposed 10-bit DPWM circuit, at switching frequency of 352.8 kHz, clock frequency of 45 MHz allows to attain SNR of 120 dB and THD of the output signal less than 0,1% within the audio baseband and modulation index of 0.98. Basic verification of circuit manufacturability and simulation results (Monte Carlo analysis) for one CMOS process are presented.
Keywords :
CMOS analogue integrated circuits; Monte Carlo methods; audio-frequency amplifiers; delay lines; delay lock loops; modulators; pulse width modulation; ADLL; CMOS process; DPWM circuit; DPWM signal; LBDD algorithm; Monte Carlo analysis; analog delay-locked loop; audio baseband; building blocks; circuit manufacturability; circuit simulation result; class-D digital audio amplifier; coarse programmable delay element; counters; digital pulse width modulator circuit; double-edge class BD hybrid DPWM implementation; fine programmable delay element; linearized LBDD algorithm; linearized class-BD double-sided algorithm; modulation index; noise-shaping process; tapped delay line; time resolution; Clocks; Delay lines; Delays; Noise shaping; Pulse width modulation; Radiation detectors; Analog Delay Locked Loop (ADLL); Class-D digital audio amplifier; Digital Pulse Width Modulator (DPWM); Digital to Time Converter (DTC); Linearized Class-BD Double-sided Modulation (LBDD); tapped delay line;
Conference_Titel :
Mixed Design of Integrated Circuits & Systems (MIXDES), 2014 Proceedings of the 21st International Conference
Conference_Location :
Lublin
Print_ISBN :
978-83-63578-03-9
DOI :
10.1109/MIXDES.2014.6872187