DocumentCode :
1777334
Title :
Influence of InP source/drain layers upon the DC characteristics of InAs/InGaAs MOSFETs
Author :
Cheng-Ying Huang ; Sanghoon Lee ; Elias, D.C. ; Law, Jeremy J. M. ; Chobpattana, Varistha ; Stemmer, Susanne ; Gossard, Arthur C. ; Rodwell, Mark J. W.
fYear :
2014
fDate :
22-25 June 2014
Firstpage :
225
Lastpage :
226
Abstract :
Because of the low effective mass, MOSFETs using In-rich (x>53%) InxGa1-xAs channels [1-5] exhibit high on-state current Ion at low drain bias (VDS=0.5 V). However, the small bandgap of high-indium InxGa1-xAs channels can lead to high off-state leakage Ioff due to band-to-band tunneling (BTBT) and impact ionization (I.I.). Earlier we had reported [1] that adding an unintentionally-doped (U.I.D.) InGaAs vertical spacer within the raised source/drain (S/D) of an InAs/InGaAs channel MOSFET substantially reduced Ioff. Here we compare the characteristics of FETs using a wide-bandgap U.I.D. InP vertical spacer to earlier results [1] using an InGaAs spacer, and to control devices using only a very thin spacer. We find that FETs using InP spacers have Ioff comparable to FETs using narrower-bandgap InGaAs spacers of similar thickness, suggesting that with the spacer, the observed Ioff at high VDS arises from BTBT or I.I. within the channel, and not within the high-field gate-drain spacer layer. Further, the wide-gap U.I.D. InP source spacer does not increase the threshold voltage Vth, suggesting that the gated potential barrier remains in the channel and not in the source spacer region. We also compare the on-state characteristics of FETs using InAs/InGaAs channels and an N+ InP S/D. Unlike the findings of [6], we do not observe improved Ion with the use of a wider-bandgap N+ source.
Keywords :
III-V semiconductors; MOSFET; energy gap; gallium arsenide; indium compounds; ionisation; tunnelling; wide band gap semiconductors; BTBT; InAs-InGaAs; InP; band-to-band tunneling; channel MOSFETs; high off-state leakage; high-field gate-drain spacer layer; impact ionization; low effective mass; on-state characteristics; small bandgap; source-drain layers; unintentionally-doped vertical spacer; voltage 0.5 V; wide-bandgap UID vertical spacer; Gold; Indium gallium arsenide; Indium phosphide; Logic gates; MOSFET;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference (DRC), 2014 72nd Annual
Conference_Location :
Santa Barbara, CA
Print_ISBN :
978-1-4799-5405-6
Type :
conf
DOI :
10.1109/DRC.2014.6872379
Filename :
6872379
Link To Document :
بازگشت