Title :
Reduction of IPs energy consumption with ultra-low voltage supply
Author_Institution :
STMicroelectron., Crolles, France
fDate :
June 30 2014-July 3 2014
Abstract :
Summary form only given. In the near future, a number of systems will be powered using energy constrained devices or scavenging technologies, enabling new applications such as medical monitoring, sensors and next-generation portable video gadgets. This will require the electronic circuits to operate with utmost energy efficiency while performing the required functionality. A major opportunity to reduce the energy consumption of digital circuits is to scale supply voltages below 0.4V driving them to sub- (or near-) threshold operation. This workshop presents the expected energy gain and challenges in the ultra-low-voltage (ULV) regime. Our recent ULV achievements will be then described in relation to specific standard cell libraries, adapted CAD margins and Sign-off and ULV digital demonstrators operating down to 0.3V. Last, the enhanced ULV performances offered by the FDSOI28 technology will be highlighted, in relation to an improved ION/IOFF ratio and sub-threshold slope, with promising Silicon results showcased near 0.35V.
Keywords :
circuit CAD; energy consumption; low-power electronics; microprocessor chips; silicon-on-insulator; CAD margins; FDSOI28 technology; IPs energy consumption reduction; ULV digital demonstrators; ULV regime; digital circuits; electronic circuits; energy constrained devices; energy efficiency; next-generation portable video gadgets; scavenging technology; sensors; sign-off; standard cell libraries; sub-threshold operation; sub-threshold slope; ultra-low voltage supply; Electronic circuits; Energy consumption; Energy efficiency; Monitoring; Next generation networking; Sensor systems and applications;
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2014 10th Conference on
Conference_Location :
Grenoble
DOI :
10.1109/PRIME.2014.6872710