DocumentCode :
1777589
Title :
System-on-chip verification: TLM-to-RTL assertions transformation
Author :
Bel Hadj Amor, Zeineb ; Pierre, Laurence ; Borrione, Dominique
Author_Institution :
TIMA Lab.., UJF, Grenoble, France
fYear :
2014
fDate :
June 30 2014-July 3 2014
Firstpage :
1
Lastpage :
4
Abstract :
The Electronic System Level design flow aims to manage the great complexity of today´s Systems-on-Chip: design and verification methodologies start from abstraction levels higher than RTL (Register Transfer Level), referred to as Transaction Level Modeling (TLM). At this level, virtual prototypes are used for early validation, software development, and as golden reference for the derived RTL designs. Assertion-based verification, a verification technique widely adopted for RTL designs, started to prove its efficiency at TLM. Verification is the bottleneck of the ESL design flow. Hence, there is a real need for a complete verification flow covering all the abstraction levels of the design flow. In this paper, we describe the implementation of an approach for temporal assertions refinement from TLM to RTL, using a set of transformation rules. The reuse of TLM assertions is the basis of an Assertion-based verification flow.
Keywords :
integrated circuit design; software architecture; system-on-chip; virtual prototyping; TLM-to-RTL assertions transformation; abstraction levels; assertion-based verification flow; early validation; electronic system level design flow; register transfer level; software development; system-on-chip verification; temporal assertions refinement; transaction level modeling; transformation rules; virtual prototypes; IEEE standards; Monitoring; Protocols; Synchronization; System-on-chip; Time-domain analysis; Time-varying systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2014 10th Conference on
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/PRIME.2014.6872713
Filename :
6872713
Link To Document :
بازگشت