DocumentCode :
1777595
Title :
A low power second order current mode continuous time sigma delta ADC with 98 dB SNDR
Author :
Parsnejad, Sina ; Akcakaya, Melih ; Dundar, Gunhan
Author_Institution :
Dept. of Electr. & Electron. Eng., Bogazici Univ., Istanbul, Turkey
fYear :
2014
fDate :
June 30 2014-July 3 2014
Firstpage :
1
Lastpage :
4
Abstract :
A second order CT ΣΔ modulator for audio frequency sensory systems in 180μm TSMC CMOS process is presented. The overall power consumption is distributed evenly among segments of the loop to attain adequate number of bits without the need to sacrifice power. The design incorporates a C-gm based current mode structure with 2nd order noise shaping, a 25 kHz bandwidth, a sampling frequency of 12.8 MHz marking an OSR of 256 and a total power consumption of 4.3μW. Consequently the proposed loop achieves a FOM of 1fJ/conv.
Keywords :
CMOS digital integrated circuits; power consumption; sigma-delta modulation; 2nd order noise shaping; C-gm based current mode structure; SNDR; TSMC CMOS process; audio frequency sensory systems; bandwidth 25 kHz; frequency 12.8 MHz; low power second order current mode continuous time sigma delta ADC; power 4.3 muW; power consumption; second order CT ΣΔ modulator; size 180 mum; Clocks; Feeds; Gain; Inverters; Latches; Modulation; Power demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2014 10th Conference on
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/PRIME.2014.6872715
Filename :
6872715
Link To Document :
بازگشت