DocumentCode :
1777601
Title :
Macromodel-based Signal and Power Integrity simulations of an LP-DDR2 interface in mSiP
Author :
Signorini, Gianni ; Grivet-Talocia, Stefano ; Stievano, Igor Simone ; Fanucci, Luca
Author_Institution :
Intel Mobile Commun. GmbH, Neubiberg, Germany
fYear :
2014
fDate :
June 30 2014-July 3 2014
Firstpage :
1
Lastpage :
4
Abstract :
Signal and Power Integrity (SI/PI) analyses assume a paramount importance to ensure a secure integration of high-speed communication interfaces in low-cost highly-integrated System-in-Package(s) (SiP) for mobile applications. In an iterative fashion, design and time-domain SI/PI verifications are alternated to assess and optimize system functionality. The resulting complexity of the analysis limits simulation coverage and requires extremely long runtimes (hours, days). In order to ensure post-silicon correlation, electrical macromodels of Package/PCB parasitics and high-speed I/Os can be generated and included in the testbenches to expedite simulations. Using as example an LP-DDR2 memory interface to support the operations of a mobile digital base-band processor, we have developed and applied a macromodelling flow to demonstrate simulation run-time speed-up factors (x1200+), and enable interface-level analyses to study the effects of Package/PCB parasitics on signals and PDNs, as well as the corresponding degradation in the timing budget.
Keywords :
iterative methods; mobile handsets; printed circuits; system-in-package; time-domain analysis; LP-DDR2 interface; SI-PI analysis; electrical macromodel; high-speed I-O; high-speed communication interfaces; integration security; iterative fashion; low-cost highly-integrated system-in-packages; mSiP; macromodel-based signal-power integrity simulation; mobile application; package-PCB parasitics; post-silicon correlation; simulation coverage; system functionality assessment; system functionality optimization; time-domain SI-PI verification; Analytical models; Complexity theory; Mathematical model; Mobile communication; Packaging; Silicon; Time-domain analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2014 10th Conference on
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/PRIME.2014.6872719
Filename :
6872719
Link To Document :
بازگشت