DocumentCode :
1777636
Title :
A novel CAD framework for substrate modeling
Author :
Hao Zou ; Moursy, Yasser ; Iskander, Ramy ; Louerat, Marie-Minerve ; Chaput, Jean-Paul
Author_Institution :
Lab. LIP6, Univ. Pierre et Marie CURIE (UPMC), Paris, France
fYear :
2014
fDate :
June 30 2014-July 3 2014
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a novel Computer-Aided-Design (CAD) framework for 3D extraction of the substrate electrical network. The proposed CAD tool (framework) models efficiently the minority carrier propagation inside substrate network especially for smart power ICs. Today, the minority carrier propagation into the substrate is ignored in existing SPICE simulators. It can be simulated using finite element methods in TCAD. Generally, TCAD simulations are accurates but take long time. Thus, they become of limited help for large scale ICs involving hundreds of transistors. In the context of the FP7 AUTOMICS project, the extraction tool will take into consideration the minority carriers effects. It will allow the designer to predict the minority carrier propagation through the substrate. This can be useful in evaluation the efficiency of ESD protection and latchup faults due to this leackage current in the substrate specially in HV/HT applications. With the proposed substrate network, the three-dimensional layout parasitics are constructed and substrate noise is simulated before first silicon fabrication. A simple diode example is illustrated to demonstrate the principal idea of the extraction tool.
Keywords :
automotive electronics; circuit CAD; electrostatic discharge; integrated circuit modelling; large scale integration; minority carriers; power integrated circuits; semiconductor diodes; substrates; 3D extraction; CAD framework; CAD tool; ESD protection; FP7 AUTOMICS project; HV-HT application; SPICE simulators; TCAD simulations; automotive systems; computer-aided design framework; diode example; finite element method; large-scale IC; latchup faults; leakage current; minority carrier propagation; minority carriers effects; silicon fabrication; smart power IC; substrate electrical network; substrate modeling; substrate noise; three-dimensional layout parasitics; Computational modeling; Doping; Integrated circuit modeling; Layout; Shape; Solid modeling; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2014 10th Conference on
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/PRIME.2014.6872736
Filename :
6872736
Link To Document :
بازگشت