DocumentCode :
1778150
Title :
Area-efficient synthesis of fault-secure NoC switches
Author :
Dalirsani, Atefe ; Kochte, Michael A. ; Wunderlich, H.-J.
Author_Institution :
Inst. fur Tech. Inf., Univ. Stuttgart, Stuttgart, Germany
fYear :
2014
fDate :
7-9 July 2014
Firstpage :
13
Lastpage :
18
Abstract :
This paper introduces a hybrid method to synthesize area-efficient fault-secure NoC switches to detect all errors resulting from any single-point combinational or transition fault in switches and interconnect links. Firstly, the structural faults that are always detectable by data encoding at flit-level are identified. Next, the fault-secure structure is constructed with minimized area such that errors caused by the remaining faults are detected under any given input vector. The experimental evaluation shows significant area savings compared to conventional fault-secure schemes. In addition, the resulting structure can be reused for test compaction. This reduces the amount of test response data and test time without loss of fault coverage or diagnostic resolution.
Keywords :
integrated circuit interconnections; integrated circuit testing; network-on-chip; security; switches; area-efficient synthesis; data encoding; fault-secure NoC switch; interconnect link; single-point combinational; test compaction; Circuit faults; Compaction; Encoding; Multiplexing; Ports (Computers); Testing; Vectors; Network-on-Chip self-checking; concurrent error detection; fault-secure; online testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2014 IEEE 20th International
Conference_Location :
Platja d´Aro, Girona
Type :
conf
DOI :
10.1109/IOLTS.2014.6873662
Filename :
6873662
Link To Document :
بازگشت