DocumentCode :
1778188
Title :
Double node charge sharing SEU tolerant latch design
Author :
Katsarou, K. ; Tsiatouhas, Y.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of Ioannina, Ioannina, Greece
fYear :
2014
fDate :
7-9 July 2014
Firstpage :
122
Lastpage :
127
Abstract :
Single event upsets (SEUs) that affect adjacent nodes in a design, by charge sharing mechanisms among these nodes, are a great concern in nanometer SRAMs, since pairs of cells are influenced. The concern is also extended to SEU related soft error tolerant latch designs, where multiple memory elements are exploited. In this work, we deal with double node charge sharing SEUs (DNCS-SEUs) that affect latch operation and we propose a new latch topology that it is capable to provide soft error tolerance under these new circumstances where single nodes or pairs of nodes are influenced by an SEU. Simulation results validate the efficiency of the new design.
Keywords :
flip-flops; radiation hardening (electronics); SEU tolerant latch design; double node charge sharing SEU; latch operation; latch topology; single event upsets; soft error tolerance; Decision support systems; Testing; SEU tolerant latch design; double node charge sharing SEUs; soft error tolerance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2014 IEEE 20th International
Conference_Location :
Platja d´Aro, Girona
Type :
conf
DOI :
10.1109/IOLTS.2014.6873683
Filename :
6873683
Link To Document :
بازگشت