DocumentCode :
1778192
Title :
Versatile architecture-level fault injection framework for reliability evaluation: A first report
Author :
Foutris, Nikos ; Kaliorakis, Manolis ; Tselonis, Sotiris ; Gizopoulos, D.
Author_Institution :
Comput. Archit. Lab., Univ. of Athens, Athens, Greece
fYear :
2014
fDate :
7-9 July 2014
Firstpage :
140
Lastpage :
145
Abstract :
Forthcoming technologies hold the promise of a significant increase in integration density, performance and functionality. However, a dramatic change in microprocessor´s reliability is also expected. Developing mechanisms for early and accurate reliability estimation will save significant design effort, resources and consequently will positively impact product´s time-to-market (TTM). In this paper, we propose a versatile architecture-level fault injection framework, built on top of a state-of-the-art x86 microprocessor simulator, for thorough and fast characterization of a wide range of hardware components with respect to various fault models.
Keywords :
fault diagnosis; integrated circuit reliability; microprocessor chips; TTM; fault models; integration density; microprocessor reliability; product time-to-market; reliability estimation; reliability evaluation; versatile architecture-level fault injection framework; x86 microprocessor simulator; Circuit faults; Data models; Databases; Estimation; Microprocessors; Reliability; Transient analysis; architectural fault injection; reliability evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2014 IEEE 20th International
Conference_Location :
Platja d´Aro, Girona
Type :
conf
DOI :
10.1109/IOLTS.2014.6873686
Filename :
6873686
Link To Document :
بازگشت