DocumentCode :
1778201
Title :
Novel self-test methods to reduce on-chip memory requirements and improved test coverage
Author :
Narayanan, Pritish ; Ravichandran, S. ; Ramayanam, Balaji
Author_Institution :
Texas Instrum. India Pvt. Ltd., India
fYear :
2014
fDate :
7-9 July 2014
Firstpage :
198
Lastpage :
199
Abstract :
Self-Test is one of the most important requirements for automotive class of devices. The different automotive devices have different fault coverage requirements (90%-95%) for the cores as per different Automotive Safety Integrity Level (e.g. ASIL-B, ASIL-C, etc.). Logic self-test is achieved by way of either random patterns or deterministic automatic test pattern generation (ATPG). Random patterns are generated by using Logic Built-in Self-Test (LBIST), which have their own limitations in terms of achievable coverage. Deterministic ATPG has been used to bridge the coverage gap but have additional requirements in terms of on-chip memory to store the generated pattern sets. In this work we will show how deterministic ATPG can be used in a novel way to bridge the coverage gap while reducing the on-chip memory requirements.
Keywords :
automatic test pattern generation; built-in self test; logic testing; automatic test pattern generation; automotive devices; automotive safety integrity level; coverage gap; fault coverage requirements; improved test coverage; logic built-in self-test; on-chip memory requirements; random patterns; Read only memory; Testing; LBIST; Logic Self-Test; MISR; Pattern Re-use; Scan Compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2014 IEEE 20th International
Conference_Location :
Platja d´Aro, Girona
Type :
conf
DOI :
10.1109/IOLTS.2014.6873695
Filename :
6873695
Link To Document :
بازگشت