DocumentCode :
1778282
Title :
A new cascaded multilevel inverter topology with minimum number of conducting switches
Author :
Mohamad, Ahmad Sabry ; Mariun, N. ; Sulaiman, Nasri ; Radzi, M.A.M.
Author_Institution :
Dept. of Avionics, Univ. Kuala Lumpur, Kuala Lumpur, Malaysia
fYear :
2014
fDate :
20-23 May 2014
Firstpage :
164
Lastpage :
169
Abstract :
There are many advantages of the cascaded multilevel inverter such as low voltage stress for each switching device and higher power quality. The main drawback for this type of inverter is the high number of switching device it needs in an installation. In order to reduce total harmonics distortion (THD) of the output voltage waveform, the number of output voltage level need to be increased, hence the higher number of switching devices. This subsequently increases the installation cost, inverter circuit size and power losses - in the form of heat and voltage losses in the inverter circuit. In this paper a new cascaded multilevel inverter topology is proposed with a minimum number of switching devices and driver circuits needed. The proposed new topology also needs to turn on only three switching devices at any operation time for any output voltage level configurations. The new cascaded multilevel inverter topology validity is verified by the simulation and experimental results of a prototype single phase 41-level inverter. The prototype inverter can also be designed to supply a load with a specific power factor requirement.
Keywords :
driver circuits; harmonic distortion; invertors; network topology; power factor; power supply quality; switching circuits; cascaded multilevel inverter topology; driver circuits; heat loss; installation cost; inverter circuit size; low voltage stress; output voltage level configurations; output voltage waveform; power factor requirement; power loss; power quality; single phase 41-level inverter; switching devices; total harmonics distortion reduction; voltage loss; Asia; Inverters; Load modeling; MOSFET; Prototypes; Switches; Topology; MOSFET; low THD; minimum conducting switches; multilevel inverter; reduced switching devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Smart Grid Technologies - Asia (ISGT Asia), 2014 IEEE
Conference_Location :
Kuala Lumpur
Type :
conf
DOI :
10.1109/ISGT-Asia.2014.6873783
Filename :
6873783
Link To Document :
بازگشت