DocumentCode :
1778593
Title :
Automated synthesis of cell libraries for asynchronous circuits
Author :
Trevisan Moreira, Matheus ; Arendt, Michel ; Ziesemer, Adriel ; Reis, R. ; Vilar Calazans, Ney Laert
Author_Institution :
GAPH - PPGCC - PUCRS, Porto Alegre, Brazil
fYear :
2014
fDate :
1-5 Sept. 2014
Firstpage :
1
Lastpage :
7
Abstract :
Asynchronous techniques are regaining relevance in the VLSI research community as they allow increasing robustness against process variability considerably, by relaxing timing assumptions. In addition, asynchronous circuits enable achieving low-power and high-speed designs. However, due to the absence of commercial dedicated standard cell libraries to take the most of asynchronous design, such circuits implementations are relegated to full-custom approaches only. This limits applicability of asynchronous solutions and avoids further development of dedicated design automation tools. This paper describes an improvement to this situation by proposing a fully-automated design-flow called ASCEnD-A, able to implement standard cells specifically required for asynchronous circuits design. The flow is capable of generating cells at the layout level, providing physical, power and timing models required by cell-based flows available in the state-of-the-art technologies.
Keywords :
VLSI; asynchronous circuits; integrated circuit layout; integrated circuit modelling; low-power electronics; timing circuits; ASCEnD-A fully automated design flow; VLSI research community; asynchronous circuits; automated synthesis; cell libraries; high-speed designs; layout level; low-power designs; physical models; power models; timing assumptions; timing models; Abstracts; Automation; Protocols; Routing; Transistors; Cell library; asynchronous circuits; semi-custom;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design (SBCCI), 2014 27th Symposium on
Conference_Location :
Aracaju
Type :
conf
DOI :
10.1145/2660540.2660984
Filename :
6994636
Link To Document :
بازگشت