DocumentCode :
1778874
Title :
Design of H.264 Video Decoding IP Core on FPGA
Author :
Jiaxin Ru ; Yingyun Yang ; Yansi Yang
Author_Institution :
Inf. Eng. Sch., Commun. Univ. of China, Beijing, China
fYear :
2014
fDate :
18-20 Sept. 2014
Firstpage :
336
Lastpage :
340
Abstract :
This paper presents a design of IP core used in H.264 video decoding based on FPGA, which optimizes the SOPC system with NIOS II software processor being the kernel. This design contributes to the optimization of hardware within which the CAVLC entropy decoding and intra-prediction module locate. The methodology of hardware acceleration to IP core, as is proved by the experiment in this paper and compared to the H.264 decoding method exerted by NIOS II software without the assistance of hardware acceleration, shrinks the span of time consumed by decoding and realizes the real-time video playing using H.264 decoder based on FPGA.
Keywords :
data compression; entropy; field programmable gate arrays; operating system kernels; video coding; CAVLC entropy decoding; FPGA; H.264 video decoding IP core design; NIOS II software processor; SOPC system; hardware acceleration; hardware optimization; intraprediction module; kernels; real-time video playing; Acceleration; Adders; Decoding; Field programmable gate arrays; Hardware; IP networks; Optimization; CAVLC; H.264; IP core; Intraprediction; NIOS II; SOPC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement, Computer, Communication and Control (IMCCC), 2014 Fourth International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4799-6574-8
Type :
conf
DOI :
10.1109/IMCCC.2014.76
Filename :
6995046
Link To Document :
بازگشت