Title :
Test Compression Improvement with EDT Channel Sharing in SoC Designs
Author :
Yu Huang ; Kassab, M. ; Jahangiri, Jay ; Rajski, J. ; Wu-Tung Cheng ; Dongkwan Han ; Jihye Kim ; Kun Young Chung
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
Abstract :
This paper proposes an innovative test compression technology for system-on-chip (SoC) designs to share scan input channels across multiple cores which use EDT [1] compression. A new DFT compression architecture is proposed to separate control and data channels such that the control channels can be individually accessible, whereas data channels can be shared among a group of cores. The paper illustrates the benefits of the proposed technology in both the enhancement of compression ratios and the flexibility of test compression planning in a core-based SoC design flow. Experimental results with a few large industrial SoCs demonstrate that using the proposed technology the compression can be improved up to 1.87X.
Keywords :
data compression; design for testability; integrated circuit design; integrated circuit testing; system-on-chip; DFT compression architecture; EDT channel sharing; control channels; core-based SoC design flow; data channels; embedded deterministic test; innovative test compression technology; multiple cores; scan input channels; system-on-chip; test compression planning; Automatic test pattern generation; Encoding; Hardware; IP networks; Pins; System-on-chip;
Conference_Titel :
Test Workshop (NATW), 2014 IEEE 23rd North Atlantic
Conference_Location :
Johnson City, NY
Print_ISBN :
978-1-4799-5134-5
DOI :
10.1109/NATW.2014.14