DocumentCode :
1784230
Title :
Automatic fault tree generation from SysML system models
Author :
Mhenni, Faida ; Nga Nguyen ; Choley, Jean-Yves
Author_Institution :
ISMEP, St. Ouen, France
fYear :
2014
fDate :
8-11 July 2014
Firstpage :
715
Lastpage :
720
Abstract :
In this paper, a methodology is proposed to integrate safety analysis within a systems engineering approach. This methodology is based on SysML models and aims at generating (semi-) automatically safety analysis artifacts, mainly FMEA and FTA, from system models. Preliminary functional and component FMEA are automatically generated from the functional and structural models respectively, then completed by safety experts. By representing SysML structural diagram as a directed multi-graph, through a graph traversal algorithm and some identified patterns, generic fault trees are automatically derived with corresponding logic gates and events. The proposed methodology provides the safety expert with assistance during safety analysis. It helps reducing time and error proneness of the safety analysis process. It also helps ensuring consistency since the safety analysis artifacts are automatically generated from the latest system model version. The methodology is applied to a real case study, the electromechanical actuator EMA.
Keywords :
SysML; control engineering computing; directed graphs; electromechanical actuators; fault tolerant control; systems engineering; trees (mathematics); EMA; FMEA; FTA; SysML structural diagram; SysML system models; automatic fault tree generation; directed multigraph; electromechanical actuator; failure mode effect analysis; logic events; logic gates; safety analysis; systems engineering approach; Analytical models; Fault trees; Logic gates; Reliability; Safety;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Intelligent Mechatronics (AIM), 2014 IEEE/ASME International Conference on
Conference_Location :
Besacon
Type :
conf
DOI :
10.1109/AIM.2014.6878163
Filename :
6878163
Link To Document :
بازگشت