Title :
A novel double gate tunnel field effect transistor with 9 mV/dec average subthreshold slope
Author :
Marjani, Saeid ; Hosseini, Seyed Ebrahim
Author_Institution :
Dept. of Electr. Eng., Ferdowsi Univ. of Mashhad, Mashhad, Iran
Abstract :
In this paper, a novel double gate tunnel field effect transistor (DGTFET) configuration with p+-layer in the channel is proposed and investigated. The proposed structure is a Si-channel DGTFET, which has a p+-layer in the channel connected to the P+ source region in order to achieve improved switching and higher ON-current when compared to a conventional TFET. The simulation results of DGTFET with p+-layer in the channel shows excellent characteristics with high ION/IOFF ratio (about 5×1012) and an average subthreshold slope of about 9 mV/decade over 4 decades of current at room temperature. Results suggest that, the DGTFET with p+-layer in the channel seem to be the most optimal ones to replace MOSFET for ultralow power applications and switching devices.
Keywords :
field effect transistors; low-power electronics; tunnel transistors; MOSFET; Si-channel DGTFET; double gate tunnel field effect transistor; p+-layer; switching devices; ultralow power applications; Electric fields; Field effect transistors; Logic gates; Silicon; Temperature; Tunneling; Average subthreshold slope (SSAVG); Band-to-band tunneling (BTBT); DGTFET; ON-current;
Conference_Titel :
Electrical Engineering (ICEE), 2014 22nd Iranian Conference on
Conference_Location :
Tehran
DOI :
10.1109/IranianCEE.2014.6999572