DocumentCode :
1785662
Title :
Design and analysis of Racetrack memory based on magnetic domain wall motion in nanowires
Author :
Ben-Romdhane, N. ; Zhao, Weisheng S. ; Zhang, Ye ; Klein, Jacques-Olivier ; Wang, Z.R. ; Ravelosona, Dafine
Author_Institution :
IEF, Univ. Paris-Sud, Orsay, France
fYear :
2014
fDate :
8-10 July 2014
Firstpage :
71
Lastpage :
76
Abstract :
Current induced domain walls (DW) motion in magnetic nanowires or nano-stripes presents a novel approach to store and convey data. Combining with magnetic tunnel junction (MTJ) nanopillars, Racetrack memory (RM) becomes a new class of non-volatile memory thanks to its large storage capacity and fast data access. However, we need a relatively high current passing through the nanowire to move magnetic domain walls. This leads to a big challenge to design integration circuits and architecture for RM beyond the device level research. For instance, we find that the resistivity of nanowire material is a very critical parameter for the RM design. In this paper, we present the design of racetrack memory taking into account the physical prospects of magnetic domain wall motion in nanowires. By using an industrial CMOS 40 nm design kit and a perpendicular magnetic anisotropy (PMA) RM compact model, mixed SPICE simulations have been performed to analyze the area (e.g. 1 F2), speed and reliability performances.
Keywords :
CMOS memory circuits; integrated circuit design; integrated circuit modelling; integrated circuit reliability; magnetic domain walls; magnetic tunnelling; nanowires; MTJ nanopillars; PMA RM compact model; RM design; current-induced domain wall motion; data access; device level research; industrial CMOS design kit; integration circuit design; magnetic domain wall motion; magnetic nanowires; magnetic tunnel junction nanopillars; mixed SPICE simulation; nano-stripes; nanowire material resistivity; nonvolatile memory; perpendicular magnetic anisotropy RM compact model; racetrack memory design; reliability performance; storage capacity; Conductivity; Magnetic domain walls; Magnetic domains; Magnetic heads; Magnetic tunneling; Nanowires; Semiconductor device modeling; Domain-Wall; Magnetic Nanowire; Magnetic Tunnel Junction; Racetrack memory; Spin-Transfer-Torque;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2014 IEEE/ACM International Symposium on
Conference_Location :
Paris
Type :
conf
DOI :
10.1109/NANOARCH.2014.6880489
Filename :
6880489
Link To Document :
بازگشت