DocumentCode :
1786206
Title :
Pipelined FFT architectures for real-time signal processing and wireless communication applications
Author :
Glittas, Antony Xavier ; Lakshminarayanan, G.
Author_Institution :
Dept. of ECE, NIT-Tiruchirappallai, Tiruchirappallai, India
fYear :
2014
fDate :
16-18 July 2014
Firstpage :
1
Lastpage :
2
Abstract :
This paper proposes two-parallel pipelined fast Fourier transform (FFT) architectures for the discrete Fourier transform (DFT) computation of real-valued signals. The architectures are optimized with less number of registers for signal processing and wireless communication applications. The clock to registers is disabled to avoid storing of the redundant values and hence the registers actually storing those redundant values are eliminated. The proposed architectures requires 22% less registers than the prior architectures. The real-valued FFT (RFFT) processor is further optimized to process BPSK outputs in which case 43% of register is reduced.
Keywords :
discrete Fourier transforms; fast Fourier transforms; phase shift keying; radiocommunication; real-time systems; signal processing; BPSK; DFT computation; RFFT processor; discrete Fourier transform computation; pipelined FFT architectures; real-time signal processing; real-valued FFT processor; two-parallel pipelined fast Fourier transform architectures; wireless communication applications; Binary phase shift keying; Clocks; Computer architecture; Registers; Switches; BPSK; Fast Fourier transform (FFT); Real-valued FFT; Real-valued signals; Two-parallel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test, 18th International Symposium on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-5088-1
Type :
conf
DOI :
10.1109/ISVDAT.2014.6881052
Filename :
6881052
Link To Document :
بازگشت