Title :
A positive level shifter for high speed symmetric switching in flash memories
Author :
Sinha, Roopak ; Hashmi, M.S. ; Kumar, Gurrala Ajay
Author_Institution :
Dept. of Electron. & Commun. Eng., IIIT Delhi, New Delhi, India
Abstract :
In this paper, a novel positive level shifter is designed for high speed interfacing between the digital circuits operating at 1.2V and the memory core circuits operating at high voltages in flash memories. The proposed design is also validated for a wide range of output voltage levels and has been optimized to perform efficiently across the different process corners and temperatures. For the targeted design of 1.2V and 33 MHz input signal to 4V output signal, the level shifter has a symmetric switching speed with a rise time and fall time of 2ns and 1.89ns respectively while the average power consumption of 0.056mW is obtained in the typical condition. Simulation results are compared with various other conventional positive level shifters at different process corners and temperatures.
Keywords :
flash memories; digital circuits; flash memories; frequency 33 MHz; high speed symmetric switching; memory core circuits; positive level shifter; power 0.056 mW; process corners; process temperatures; time 1.89 ns; time 2 ns; voltage 1.2 V; voltage 4 V; voltage levels; Delays; Flash memories; MOSFET; Power demand; Switching circuits; Threshold voltage; ON resistance; Positive Level Shifter; Switching delay; process corners; threshold voltage; voltage stress;
Conference_Titel :
VLSI Design and Test, 18th International Symposium on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-5088-1
DOI :
10.1109/ISVDAT.2014.6881064