DocumentCode
1786802
Title
A SystemC Virtual Prototyping based methodology for multi-standard SoC functional verification
Author
Zhimiao Chen ; Yifan Wang ; Lei Liao ; Ye Zhang ; Aytac, Atac ; Muller, Jan Henning ; Wunderlich, Ralf ; Heinen, Stefan
Author_Institution
Integrated Analog Circuits & RF Syst., Aachen, Germany
fYear
2014
fDate
1-5 June 2014
Firstpage
1
Lastpage
6
Abstract
This paper describes a functional verification methodology for multi-standard wireless Systems-on-Chip (SoC) based on SystemC Virtual Prototyping (VP). The proposed semi-automatic pin-accurate RF VP generation method reduces huge handcrafting work to abstract circuitry into the event-driven simulation domain with satisfactory accuracy, while enabling the flexibility to choose different abstraction levels. A seamless transition between various signal abstractions is enabled by operator overload, e.g. passband and equivalent baseband in order to minimize simulation time according to test cases. This methodology is demonstrated for a low power RF transceiver with the achieved simulation speed of 500μs in 10s computation time.
Keywords
discrete event simulation; electronic engineering computing; radio transceivers; system-on-chip; virtual prototyping; SystemC virtual prototyping based methodology; abstract circuitry; equivalent baseband; event-driven simulation domain; handcrafting work; low power RF transceiver; multistandard SoC functional verification; multistandard wireless systems-on-chip; passband; semiautomatic pin-accurate RF VP generation method; Accuracy; Baseband; Hardware design languages; Integrated circuit modeling; Mathematical model; Radio frequency; System-on-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (DAC), 2014 51st ACM/EDAC/IEEE
Conference_Location
San Francisco, CA
Type
conf
Filename
6881386
Link To Document